diff options
author | oharboe <oharboe@b42882b7-edfa-0310-969c-e2dbd0fdcd60> | 2009-08-26 19:25:44 +0000 |
---|---|---|
committer | oharboe <oharboe@b42882b7-edfa-0310-969c-e2dbd0fdcd60> | 2009-08-26 19:25:44 +0000 |
commit | 327ba6cb0adae01c3152da7a3c7aa0784920b273 (patch) | |
tree | 116d0bf491317e1fb6c5394c7f522902f9b9801d | |
parent | e921fead9499a44b6304904d92823702dc1e3808 (diff) | |
download | openocd+libswd-327ba6cb0adae01c3152da7a3c7aa0784920b273.tar.gz openocd+libswd-327ba6cb0adae01c3152da7a3c7aa0784920b273.tar.bz2 openocd+libswd-327ba6cb0adae01c3152da7a3c7aa0784920b273.tar.xz openocd+libswd-327ba6cb0adae01c3152da7a3c7aa0784920b273.zip |
Matt Hsu <matt@0xlab.org> and Holger Hans Peter Freyther <zecke@selfish.org> cortex-a8: Wait for the CPU to be halted/started
With DCCR we are asking the CPU to halt, we should wait until
the CPU has halted before proceeding with the operation.
git-svn-id: svn://svn.berlios.de/openocd/trunk@2638 b42882b7-edfa-0310-969c-e2dbd0fdcd60
-rw-r--r-- | src/target/cortex_a8.c | 28 |
1 files changed, 23 insertions, 5 deletions
diff --git a/src/target/cortex_a8.c b/src/target/cortex_a8.c index 9efd4e40..829bf3dc 100644 --- a/src/target/cortex_a8.c +++ b/src/target/cortex_a8.c @@ -413,6 +413,8 @@ int cortex_a8_poll(target_t *target) int cortex_a8_halt(target_t *target) { int retval = ERROR_OK; + uint32_t dscr; + /* get pointers to arch-specific information */ armv4_5_common_t *armv4_5 = target->arch_info; armv7a_common_t *armv7a = armv4_5->arch_info; @@ -421,13 +423,25 @@ int cortex_a8_halt(target_t *target) uint8_t saved_apsel = dap_ap_get_select(swjdp); dap_ap_select(swjdp, swjdp_debugap); - /* Perhaps we should do a read-modify-write here */ + /* + * Tell the core to be halted by writing DRCR with 0x1 + * and then wait for the core to be halted. + */ retval = mem_ap_write_atomic_u32(swjdp, OMAP3530_DEBUG_BASE + CPUDBG_DRCR, 0x1); + if (retval != ERROR_OK) + goto out; + + do { + mem_ap_read_atomic_u32(swjdp, + OMAP3530_DEBUG_BASE + CPUDBG_DSCR, &dscr); + } while ((dscr & (1 << 0)) == 0); + target->debug_reason = DBG_REASON_DBGRQ; - dap_ap_select(swjdp, saved_apsel); +out: + dap_ap_select(swjdp, saved_apsel); return retval; } @@ -441,7 +455,7 @@ int cortex_a8_resume(struct target_s *target, int current, swjdp_common_t *swjdp = &armv7a->swjdp_info; // breakpoint_t *breakpoint = NULL; - uint32_t resume_pc; + uint32_t resume_pc, dscr; uint8_t saved_apsel = dap_ap_get_select(swjdp); dap_ap_select(swjdp, swjdp_debugap); @@ -515,10 +529,14 @@ int cortex_a8_resume(struct target_s *target, int current, } #endif - /* Restart core */ - /* Perhaps we should do a read-modify-write here */ + /* Restart core and wait for it to be started */ mem_ap_write_atomic_u32(swjdp, OMAP3530_DEBUG_BASE + CPUDBG_DRCR, 0x2); + do { + mem_ap_read_atomic_u32(swjdp, + OMAP3530_DEBUG_BASE + CPUDBG_DSCR, &dscr); + } while ((dscr & (1 << 1)) == 0); + target->debug_reason = DBG_REASON_NOTHALTED; target->state = TARGET_RUNNING; |