diff options
author | Trygve Laugstøl <trygvis@inamo.no> | 2012-02-22 00:06:18 +0100 |
---|---|---|
committer | Trygve Laugstøl <trygvis@inamo.no> | 2012-02-22 00:06:18 +0100 |
commit | 2dcf57363a5c1c55940e5701e5ec047c37c54560 (patch) | |
tree | ebd979604d2698a79298102fc589f3cdb376311e /tcl/target | |
parent | 23e3beaa3c970736af7993f1a8bb77b8834fc150 (diff) | |
download | openocd_libswd-2dcf57363a5c1c55940e5701e5ec047c37c54560.tar.gz openocd_libswd-2dcf57363a5c1c55940e5701e5ec047c37c54560.tar.bz2 openocd_libswd-2dcf57363a5c1c55940e5701e5ec047c37c54560.tar.xz openocd_libswd-2dcf57363a5c1c55940e5701e5ec047c37c54560.zip |
A working version for my EFM board.
Diffstat (limited to 'tcl/target')
-rw-r--r-- | tcl/target/efm32.cfg | 77 |
1 files changed, 77 insertions, 0 deletions
diff --git a/tcl/target/efm32.cfg b/tcl/target/efm32.cfg new file mode 100644 index 00000000..de5384cb --- /dev/null +++ b/tcl/target/efm32.cfg @@ -0,0 +1,77 @@ +# script for Energy Micro's efm32 + +if { [info exists CHIPNAME] } { + set _CHIPNAME $CHIPNAME +} else { + set _CHIPNAME efm32 +} + +if { [info exists ENDIAN] } { + set _ENDIAN $ENDIAN +} else { + set _ENDIAN little +} + +# Work-area is a space in RAM used for flash programming +# By default use 16kB +if { [info exists WORKAREASIZE] } { + set _WORKAREASIZE $WORKAREASIZE +} else { + set _WORKAREASIZE 0x4000 +} + +# JTAG speed should be <= F_CPU/6. F_CPU after reset is 8MHz, so use F_JTAG = 1MHz +adapter_khz 1000 + +adapter_nsrst_delay 100 +# jtag_ntrst_delay 100 + +#jtag scan chain +if { [info exists CPUTAPID ] } { + set _CPUTAPID $CPUTAPID +} else { + # See STM Document RM0008 + # Section 26.6.3 + set _CPUTAPID 0x3ba00477 +} +# jtag newtap $_CHIPNAME cpu -irlen 4 -ircapture 0x1 -irmask 0xf -expected-id $_CPUTAPID +swd newtap $_CHIPNAME cpu -irlen 4 -ircapture 0x1 -irmask 0xf -expected-id $_CPUTAPID + +if { [info exists BSTAPID ] } { + # FIXME this never gets used to override defaults... + set _BSTAPID $BSTAPID +} else { + # See STM Document RM0008 + # Section 29.6.2 + # Low density devices, Rev A + set _BSTAPID1 0x06412041 + # Medium density devices, Rev A + set _BSTAPID2 0x06410041 + # Medium density devices, Rev B and Rev Z + set _BSTAPID3 0x16410041 + set _BSTAPID4 0x06420041 + # High density devices, Rev A + set _BSTAPID5 0x06414041 + # Connectivity line devices, Rev A and Rev Z + set _BSTAPID6 0x06418041 + # XL line devices, Rev A + set _BSTAPID7 0x06430041 +} +# jtag newtap $_CHIPNAME bs -irlen 5 -expected-id $_BSTAPID1 \ +swd newtap $_CHIPNAME bs -irlen 5 -expected-id $_BSTAPID1 \ + -expected-id $_BSTAPID2 -expected-id $_BSTAPID3 \ + -expected-id $_BSTAPID4 -expected-id $_BSTAPID5 \ + -expected-id $_BSTAPID6 -expected-id $_BSTAPID7 + +set _TARGETNAME $_CHIPNAME.cpu +target create $_TARGETNAME cortex_m3 -endian $_ENDIAN -chain-position $_TARGETNAME + +$_TARGETNAME configure -work-area-phys 0x20000000 -work-area-size $_WORKAREASIZE -work-area-backup 0 + +# flash size will be probed +set _FLASHNAME $_CHIPNAME.flash +flash bank $_FLASHNAME stm32x 0x08000000 0 0 0 $_TARGETNAME + +# if srst is not fitted use SYSRESETREQ to +# perform a soft reset +cortex_m3 reset_config sysresetreq |